# GaN MMIC for Ka-Band with 18W

K. Takagi, C.Y. Ng, H. Sakurai, K. Matsushita

Microwave Solid-State Engineering Department, Komukai Complex, Toshiba Corporation

1, Komukai-Toshiba-cho, Saiwai-ku, Kawasaki, 212-8581, Japan

email: kazu.taka@toshiba.co.jp

Abstract—A Ka-band high power amplifier MMIC developed from a robust process of 0.2µm gate-length AlGaN/GaN HEMT on SiC is presented. The MMIC chip was measured across 29 to 31GHz under pulsed bias condition. At VDD=28V, The MMIC chip achieved a power added efficiency of 17% with an output power of 18W. The 2-stage amplifier GaN MMIC has 10.2dB linear gain and a die-size of 4.0mm x 5.5mm. The MMIC can realize high power Solid-State Power Amplifier.

Keywords—Gallium Nitride, MMIC, power amplifiers, millimeter wave

#### I. Introduction

In recent year, the Travelling-Wave Tube Amplifier (TWTA) has being replaced by Solid-State Power Amplifier (SSPA) using GaN devices, because GaN devices have high power, high gain and high efficiency. Interest has also moved to higher frequencies. For Ka-band satellite communication (SATCOM) market, the emergence of GaN HEMT devices with promising performances at millimeter-wave [1] - [5] has drawn a great deal of research interests in high power amplifier at Ka-band. Many of the high gain GaN MMICs demonstrated has a relatively low output power of about 5W or less [6] - [10], and only in recent year reached a high 9W [10] - [12].

To realize a 100W SSPA using 9W MMICs, it would require more than 12 components and this would cause a loss of power at the dividing and combining. While with a MMIC of 18W output power the required number of component can be reduced to 6 and the loss of power at the dividing and combining can also be improved. We had reported a 2-stage GaN MMIC for Ka-band with 20W of output power, but the power added efficiency was 16%.

In this paper, robustness for fabrication of the MMIC is presented. To examine robustness for fabrication, we made TEG (Test Element Group) matrix which was five levels of top length of gate by three levels of foot length of gate. And the 2-stage GaN MMIC amplifier was optimized to efficiency. Then it shows an output power of 18W with 19% of PAE at 31GHz.

### п. Device Technology

The device used in the MMIC design was based on a AlGaN/GaN HEMT process of  $0.20\mu m$  gate length technology. The heterostructure was formed from an Al<sub>0.3</sub>Ga<sub>0.7</sub>N/GaN epitaxial layer that was grown by metal-organic chemical vapor deposition (MOCVD) on a SiC substrate. Isolation

between devices was achieved through mesa etch using a reactive-ion etch (RIE) process. The source and drain ohmic contacts which comprises of Ti/Al metal stack were formed using rapid thermal annealing (RTA). The Y-shaped gate was defined by electron-beam lithography and its Schottky contact was constructed using Ni/Au metal stack. The passivation layer of Si<sub>3</sub>N<sub>4</sub> film was deposited on the surface of AlGaN and the gate metal through plasma-enhanced chemical vapor deposition (PE-CVD). The interconnections including air-bridges were formed through Au-plating. After the front-side processing, the wafer was thinned to 50 $\mu$ m by mechanical polishing and via-holes were dry-etched through the substrate using an inductively-coupled -plasma (ICP) etcher. The back-side of the wafer was galvanized with gold metallization for the grounding.

In order for the GaN device to achieve optimal performances at millimeter-wave frequencies, special attentions were paid to the formation of the epitaxial layer structure, the gate fabrication techniques and the layout pattern. The device had 50um of thickness and four via-holes at the source terminal to reduce its parasitic inductance to the ground plane [2].

Before starting circuit design, we examined influence with the gate shape in the RF performance. One of the gate shape parameters is top length of gate which has influence for the gate resistance and the capacitance between the gate and the drain. We made five levels from -20% to +80%. Another parameter is the foot length of gate which has influence for the gate capacitance and transconductance. We made five levels from -50% to +50%. Fig. 1 shows the Mason's U of a 50µm gate-width 8-finger FET cell for fifteen types of TEG. U had a peak at center level of the foot length of gate. It means that the shorter foot length of gate made short channel phenomena which causes the transconductance smaller and that the longer foot length of gate made the gate capacitance lager. U didn't show dependency for the top length of gate. It means the gate resistance and the capacitance are small enough. Fig. 2 shows the MSG/MAG and Mason's U of a 50µm gate-width 8-finger FET cell 2-2. Extrapolating the curves of Mason's U with a slope of -6dB/octave, the figure-of-merit fmax was estimated to be 135GHz. The current gain decays with frequency with a slope of -6dB/octave. The current-gain cutoff frequency fT is 33 GHz.

© Copyright 2015 IEEE. Reprinted from 2015 IEEE Compound Semiconductor Integrated Circuit Symposium (CSICS).

Personal use of this material is permitted. Permission from IEEE must be obtained for all other uses, in any current or future media, including reprinting/republishing this material for advertising or promotional purposes, creating new collective works, or resale or redistribution to servers or lists, or reuse of any copyrighted component of this work in other works.



(a) S-parameter measurements



(b) Loadpull measurements

Fig. 1 Gate length dependency of (a)Mason's U and (b) PAE of unit FET cells with  $50\mu$ m-8-finger



Fig. 2 h21, Gmax and Mason's U of the unit FET cells with 50µm-8-finger of Lg\_top=type2/Lg=type2

## **III. Loadpull Characteristics**

Loadpull measurement was performed on the FET cell to determine the optimum load impedance using a passive-tuner system at 31GHz. However, at millimeter-wave frequencies, there was a limit on the VSWR range that can be measured by the tuner. This affects in particularly low impedance device that may exhibit optimum impedance terminations at outside of the measurable VSWR range. In this work, a pre-match circuit was incorporated into the FET cell to transform its impedance to within the VSWR range that could be evaluated by the passive-tuner. The real impedance of the FET cell was then obtained by de-embedding the pre-match circuit.

A 50 $\mu$ m×8 FET cell biased at VDD=24V was evaluated at 31GHz. In Fig. 3, the broken line shows the limit of the VSWR range that can be measured by the tuner and solid lines show the output power contour lines of the FET cell with prematch circuit.  $\Gamma_{\text{PMFET}}$  at the center of the contour lines is the optimum load impedance for output power of the FET cell with pre-match circuit.

Fig. 4 shows the drain efficiency (DE), gain and PAE of a 50µm gate-width 8-finger FET cell for six types of TEG when PAE shows the peak. The longer foot length of gate showed higher DE than the shorter. The shorter foot length of gate showed higher gain than the longer. As the result, PAE didn't show dependency for the foot length of gate. As similar to U, the gate length was robust enough for DE and gain.

Fig 5 shows the results of loadpull measurements for 50µm gate-width 8-finger FET cell 2-2 and 3-2. The FET cell which had a longer foot length of gate achieved a saturated output power of 32.0dBm (4.0W/mm) with 45% of peak DE and 31.6% of peak PAE. The FET cell which had a shorter foot length of gate achieved a saturated output power of 31.7dBm (3.7W/mm) and 31.9% of peak PAE. Because the PAE of both was almost the same and the shorter foot length of gate was selected for the target structure of the gate.



Fig. 3 Loadpull impedance of FET cell with pre-match circuit ( $\Gamma_{PMFET}$ ) and its de-embedded impedance ( $\Gamma_{FET}$ )



Fig. 4 Loadpull results of FET cell at 31GHz

### IV. Circuit Design

Using the  $50\mu$ m×8 FET cell as the basic cell, a 2-stage design was implemented to achieve a targeted gain of 11dB and an output power of 18W. Fig. 5 illustrates the block-diagram of the 2-stage MMIC. With a power-density of 3.3W/mm, the gate-width of the output amplifier stage was calculated as 6.4mm to meet the power specification. This corresponds to a 16 FET cells for an output power stage which was driven by an 8 FET cells for a driver stage (3.2mm). A staging ratio of 2:1 between the amplifier stages results in a good PAE versus bandwidth performance [13] while ensuring enough driving capability at the driver stage.



Fig.5 Block diagram of the 2-stage MMIC

The MMIC was designed to operate in Class-AB mode and reactively matched. Both the driver and the output power stage were matched to the measured loadpull impedance modeled by the RC equivalent circuit scaled to their required gatewidth periphery. The matching networks were designed across a 12% bandwidth so as to meet the design goal with process variations. All the devices were made unconditionally stable by adding an RC-network in series with the gate ports, however, this reduced the linear gain of the MMIC by 2dB. Odd-mode oscillations were analyzed [14] and suitable resistors were added to both the gate and drain to avoid the oscillation. Stability was checked and ensured at the device, each individual amplifier stages and the full MMIC.

The circuits were simulated using Agilent's ADS and the coupling of the transmission lines at the matching networks was verified with extensive EM simulation. Fig. 6 shows the microphotograph of the fabricated GaN MMIC which measures 4.0mm×5.5mm.

#### v. Measurement Results

For this initial evaluation step, the MMIC samples were measured on-wafer across 29GHz to 31GHz under pulsed bias condition to avoid thermal affect.

At VDD=24V, the MMIC achieved a PAE of 17.4% and a saturated output power of 41.9dBm (15.5W) at 31GHz. The MMIC had a linear gain of 10.1dB and while driven into saturation, it had an associated power gain of more than 6.1dB and drain efficiency of more than 22.5%. Fig. 7(a) shows the measured output power, efficiency and gain of the MMIC during saturation output power at VDD=24V.

At VDD=28V, the MMIC achieved a PAE of 17.4% and a saturated output power of 42.6dBm (18.2W) at 31GHz. The MMIC had a linear gain of 10.7dB and while driven into saturation, it had an associated power gain of more than 6.8dB and drain efficiency of more than 21.7%. Fig. 7(b) shows the measured output power, efficiency and gain of the MMIC during saturation output power at VDD=28V.

Fig.9 benchmarks this work with the published Ka-band GaN high power amplifier MMIC of 2-stages or more. It can be seen that the developed MMIC only achieved more than 15W as the highest output power performance. However, when compared to the other state-of-the-art MMIC, it has a lower gain and efficiency.



Fig. 6 Microphotograph of the developed GaN MMIC



(b) VDD=28V

Fig. 7 Measured power, efficiency and gain with swept input power at (a) VDD=24V and (b) VDD=28V  $\,$ 



Fig. 8 PAE of GaN MMIC for Ka-band versus Pout.

# vi. Conclusion

A high-power MMIC developed from in-house 0.20µm gate-length GaN HEMT process is demonstrated at Ka-band. Under pulsed bias condition at VDD=28V, the MMIC achieved a saturated output power of 18W at 31GHz. The influence with the gate shape in the RF performance is small enough for our process control. To improve the efficiency, we should reduce the loss in the circuit more. This MMIC will be expected to further enhance Ka-band SATCOM systems' performance in terms of higher output power and smaller size.

#### References

- K. Takagi et al, "Developing GaN HEMTs for Ka-Band with 20W," 2010 IEEE CSIC Symposium Digest 2010.
- [2] K. Matsushita et al, "Effects of via layout on AlGaN/GaN HEMTs at Ka-band," CS MANTECH Conference, May 2011.
- [3] M. Y. Kao et al, "AlGaN/GaN HEMTs with PAE of 53% at 35GHz for HPA and Multi-Function MMIC Applications," 2007 IEEE MTT-S Int. Microwave Symposium Digest, pp. 627-629.
- [4] J. S. Moon et al, "Gate-Recessed AlGaN-GaN HEMTs for High-Performance Millimeter-Wave Applications," IEEE Electron Device Letter, vol.26, no.6, pp 348-350, 2005.
- [5] K. Takagi et al, "GaN HEMTs with pre-match for Ka-Band with 18W," 2011 IEEE MTT-S Int. Microwave Symposium Digest.
- [6] M. V. Heijningen et al, "Ka-Band AlGaN/GaN HEMT High Power and Driver Amplifier MMICs," 2005 IEEE 13<sup>th</sup> GAAS Symposium Digest, vol. 3, pp. 237-240.
- [7] A. Darwish et al, "AlGan/GaN Ka-Band 5-W MMIC Amplifier," IEEE Trans. Microwave Theory & Tech., vol. 54, no. 12, pp. 4456-4463, December 2006.
- [8] K. S. Boutros et al, "5W GaN MMIC for Millimeter-Wave Applications," 2006 Compound Semiconductor IC Symposium Digest, pp. 93-95.
- [9] M. Micovic et al, "5W GaN MMIC for Millimeter-Wave Applications," 2006 Compound Semiconductor IC Symposium Digest, pp. 93-95.
- [10] C. F. Campbell et al, "High Efficiency Ka-band Power Amplifier MMICs Fabricated with a 0.15µm GaN on SiC HEMT Process," 2012 IEEE MTT-S Int. Microwave Symposium Digest.
- [11] TGA2592 28-31GHz 9W GaN Power Amplifier, Triquint Semiconductor Datasheet, www.Triquint.com.
- [12] ANP180 27-31GHz GaN Power Amplifier, Northrop Grumman Datasheet, www.nothrop.com.
- [13] J. Kuhn et al, "Design of Highly-Efficient GaN X-Band-Power-Amplifier MMICs," 2009 IEEE MTT-S Int. Microwave Symp. Dig., pp. 661-664.
- [14] R. G. Freitag, "A Unified Analysis of MMIC Power Amplifier Stability," 1992 IEEE MTT-S Int. Microwave Symposium Digest, pp. 297-300.
- [15] C.Y. Ng, K. Takagi, T. Senju, K. Matsushita, H. Sakurai, K. Onodera, S. Nakanishi, K. Kuroda, T. Soejima, "A 20-Watt Ka-Band GaN High Power Amplifier MMIC", 2014 European Microwave Integrated Circuits Conference